Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy
Jobs / Job page
Senior Design Verification Engineer (remote) image - Rise Careers
Job details

Senior Design Verification Engineer (remote)

Senior Design Verification Engineer
Remote / work from home
US Citizen or US Permanent Resident preferred
Full-time/employee + Bonus, Benefits, 401k, Stock OptionsResponsibilities:

  • Develop and execute verification plans for digital designs using SystemVerilog and UVM
  • Create and maintain testbenches, test cases, and test vectors
  • Contribute to the development of novel methodologies and verification techniques
  • Run simulations to verify design against specifications and analyze results, identify issues, and debug designs
  • Implement coverage tracking and metrics
  • Document plans, environments, test cases, and all results for a comprehensive record of all verification strategies
  • Your primary responsibilities will include developing test plans, writing testbenches and tests, and debugging any bugs found with the RTL team.

Required Skills & Experience:

  • BSEE/MSEE with 5-15 years of hands-on experience in SoC verification using UVM
  • Experience in Gate Level Simulation (GLS) setup and process corner failure analysis
  • Experience with digital design concepts and ASIC development flow
  • Experience writing and debugging RTL using SystemVerilog
  • Programming experience using C, C++, and/or Python/Perl
  • Ability to work collaboratively across teams and communicate effectively
  • Experience using Synopsys verification tools such as VCS, Verdi, and Spyglass
  • Ability to multi-task and prioritize in a fast-paced environment; managing multiple complex, multidisciplinary tasks and projects

Preferred Skills:

  • Experience verifying RISC-V based systems
  • Experience with emulation or FPGA prototyping
  • Experience with formal verification methodologies
  • Experience with the Chisel hardware description language
  • Experience verifying high-speed interfaces such as PCIe and DDR
  • Experience with version control systems (e.g., Git) and Continuous Integration/Continuous Deployment (CI/CD) pipelines

DESIGN VERIFICATION GROUP on LinkedIn: https://www.linkedin.com/groups/3989573/

Average salary estimate

$125000 / YEARLY (est.)
min
max
$100000K
$150000K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs
Photo of the Rise User
Posted 2 hours ago
Photo of the Rise User
Posted 10 days ago
Photo of the Rise User
Posted 3 days ago
Photo of the Rise User
Remote Jobs Remote No location specified
Posted 4 days ago
Photo of the Rise User
Remote Jobs Remote No location specified
Posted 6 days ago
Photo of the Rise User
Posted 13 days ago
Photo of the Rise User
Remote Jobs Remote No location specified
Posted 7 days ago
Photo of the Rise User
Remote Jobs Remote No location specified
Posted 3 hours ago
Photo of the Rise User
Remote Jobs Remote No location specified
Posted 3 days ago
MATCH
VIEW MATCH
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
No info
EMPLOYMENT TYPE
Full-time, remote
DATE POSTED
June 30, 2025

Subscribe to Rise newsletter

Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!