Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy
Jobs / Job page
CAD Engineer – Timing for Gate-Level Flows & Methodologies image - Rise Careers
Job details

CAD Engineer – Timing for Gate-Level Flows & Methodologies

Summary

Posted:
Apr 08, 2025

Role Number:200598626

Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, youʼll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC).

Youʼll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means youʼll be responsible for crafting and building the technology that fuels Appleʼs devices. Together, you and your team will enable our customers to do all the things they love with their devices!

In this role as a member of the STA CAD team, you will be an integral part of the effort to improve the performance of Apple Silicon. You will be responsible for all aspects of static timing methodologies, addressing timing challenges on advanced tech nodes through the development of flows and methodologies used by all Apple Silicon teams in driving timing analysis and closure for first time right silicon.

Description

As a member of our STA CAD team, you will:

• Develop, maintain, and enhance existing gate-level STA flows for Apple silicon designs
• Work with design teams to understand and debug issues related to constraints, flow scripts, and timing closure
• Facilitate and drive STA methodology changes to improve overall STA flows as it relates to efficiency/productivity and silicon timing correlation
• Develop and maintain scripts and methods for timing analysis and power reduction
• Develop and support methodologies, tools, and flows used in the verification of timing constraints, drive best practices across design teams
• Analysis of timing paths to identify key issues, including post-silicon timing debug
• Work closely with EDA vendors to develop and incorporate new capabilities to solve technical problems

Minimum Qualifications
• Minimum requirement of BS and 3+ years of relevant industry experience

Preferred Qualifications
• Experience with static timing analysis tools and flows
• Understanding of programming fundamentals and concepts. Familiarity with Python and Tcl or other high level programming languages
• Familiar with STA of large high-performance SoC designs in deep sub-micron technologies
• Understanding of fundamentals in noise, cross-talk, variation and timing margins
• Knowledge of timing/SDC constraints, hands on experience in creation/validation a plus
• Good communicator who can accurately assess and describe issues to management as well as follow solutions through to completion

Pay & Benefits

At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $143,100 and $264,200, and your base pay will depend on your skills, qualifications, experience, and location.

Apple employees also have the opportunity to become an Apple shareholder through participation in Apple’s discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple’s Employee Stock Purchase Plan. You’ll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses — including tuition.

Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

Average salary estimate

$203650 / YEARLY (est.)
min
max
$143100K
$264200K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs
Photo of the Rise User
Posted 3 days ago
Photo of the Rise User
AECOM Hybrid Bloomfield, NJ, United States
Posted 9 days ago
Posted 4 days ago
Posted 13 days ago
Photo of the Rise User
Posted 11 days ago
MATCH
VIEW MATCH
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
No info
EMPLOYMENT TYPE
Full-time, on-site
DATE POSTED
May 7, 2025

Subscribe to Rise newsletter

Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!